Type of input: DC source.
Input points: 16 points.
Input voltage: DC24.
Input current: 7mA.
Connection mode: terminal row.
Common common point: 16.
Functional block diagram language is a kind of PLC programming language, which is similar to digital logic circuit.
The function module is used to represent the function of the module,
Different function modules have different functions.
Functional module figure programming language features: functional block diagram programming language is characterized by a functional module for the unit,
Analysis and understanding of the control scheme is simple and easy: function module is to use graphical form of expression,
Intuitive, for a digital logic circuit based on the design of the staff is very easy to master the programming;
Control system with complex scale and complex control logic,
Because the function module diagram can clearly express the function relation, the programming debugging time is greatly reduced
FR-A820-55K-1 Input points: 32 points.
Input voltage: DC12/24V.
Current: 3/7mA.
Response time: 10ms.
Positive / negative sharing.
50 point terminal station.
System program memory for storing system program,
Including management procedures, monitoring procedures, as well as the user program to do the compiler to compile the process of interpretation.
Read only memory. Manufacturers use, content can not be changed, power does not disappear.
PLC selection with the development of PLC technology, more and more types of PLC products,
Function is becoming more and more perfect, and its application is more and more extensive.
Different series of different models of PLC has different performance, applicable occasions also have different emphasis,
Price also has a greater difference. Therefore PLC selection,
Under the premise of meeting the control requirements,
Should consider the best performance to price ratio, a reasonable choice of PLC.
Each scanning process. Focus on the input signal sampling. Focus on the output signal to refresh.
Input refresh process. When the input port is closed,
Program in the implementation phase, the input end of a new state, the new state can not be read.
Only when the program is scanned, the new state is read.
A scan cycle is divided into the input sample, the program execution, the output refresh.
The contents of the component image register are changed with the change of the execution of the program.
The length of the scan cycle is determined by the three.
CPU the speed of executing instructions.
Time of instruction.
Instruction count.
Due to the adoption of centralized sampling.
Centralized output mode.
There exist input / output hysteresis phenomena, i.e., the input / output response delay.
FR-A820-55K-1 Operation manual/Instructions/Model selection sample download link:
/searchDownload.html?Search=FR-A820-55K-1&select=5